# **MIPS Pipeline**

- Five stages, one step per stage
  - I. IF: Instruction fetch from memory
  - 2. ID: Instruction decode & register read
  - 3. EX: Execute operation or calculate address
  - 4. MEM: Access memory operand
  - 5. WB: Write result back to register



CSULB

## Pipeline Performance

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages

| Instr    | Instr fetch | Register read | ALU op | Memory access | Register write | Total time |
|----------|-------------|---------------|--------|---------------|----------------|------------|
| lw       | 200ps       | 100 ps        | 200ps  | 200ps         | 100 ps         | 800ps      |
| sw       | 200ps       | 100 ps        | 200ps  | 200ps         |                | 700ps      |
| R-format | 200ps       | 100 ps        | 200ps  |               | 100 ps         | 600ps      |
| beq      | 200ps       | 100 ps        | 200ps  |               |                | 500ps      |



## Pipeline Performance



CSULB

## Pipeline Speedup

- If all stages are balanced
  - •i.e., all take the same time
  - ■Time between instructions<sub>pipelined</sub>
    - = Time between instructions<sub>nonpipelined</sub>
      Number of stages
- •If not balanced, speedup is less
- Speedup due to increased throughput
  - Latency (time for each instruction) does not decrease

### Pipelining and ISA Design

- MIPS ISA designed for pipelining
  - All instructions are 32-bits
    - Easier to fetch and decode in one cycle
    - ■c.f. x86: I- to 17-byte instructions
  - •Few and regular instruction formats
    - Can decode and read registers in one step
  - Memory operations occur only in load/store
    - •Can calculate address in 3<sup>rd</sup> stage, access memory in 4<sup>th</sup> stage
  - Alignment of memory operands
    - Memory access takes only one cycle

CSULB

## Pipeline registers

- Need registers between stages
  - To hold information produced in previous cycle



## **Pipelined Control**

•All control signals can be determined during decode



|          | add | lw  | beq |
|----------|-----|-----|-----|
| RegDst   | 1   | 0   | Χ   |
| Branch   | 0   | 0   | 1   |
| MemRead  | 0   | 1   | 0   |
| MemtoReg | 0   | 1   | Χ   |
| ALUOp    | add | add | sub |
| MemWrite | 0   | 0   | 0   |
| ALUSrc   | 0   | 1   | 0   |
| RegWrite | 1   | 1   | 0   |
|          |     |     |     |

CSULB

# Multi-Cycle Pipeline Diagram

•Form showing resource usage



CSULB

4

#### Hazards

- •Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - Use the same resource by two different instructions at the same time
- Data hazard
  - Use data before it is ready
    - Need to wait for previous instruction to complete its data read/write
- Control hazard
  - Deciding on control action depends on previous instruction



#### Structure Hazards

- Conflict for use of a resource
- In MIPS pipeline with a single memory
  - Load/store requires data access
  - Instruction fetch would have to stall for that cycle
    - Would cause a pipeline "bubble"
- Hence, pipelined datapaths require separate instruction/data memories
  - Or separate instruction/data caches



#### Structure Hazards

- IM vs. DM
- Read Reg vs. Write Reg?



1600



CSULB

### Data Hazards

•An instruction depends on completion of data access by a previous instruction

■add \$s0, \$t0, \$t1 sub \$t2, \$s0, \$t3



### Forwarding (aka Bypassing)

- Use result when it is computed
  - Don't wait for it to be stored in a register
  - Requires extra connections in the datapath



CSULB

### Load-Use Data Hazard

- Can't always avoid stalls by forwarding
  - •If value not computed when needed
  - Can't forward backward in time!



### Code Scheduling to Avoid Stalls

- Reorder code to avoid use of load result in the next instruction
- ${ t C}$  code for  ${ t A}$  =  ${ t B}$  +  ${ t E}$ ;  ${ t C}$  =  ${ t B}$  +  ${ t F}$ ;



CSULB

### **Control Hazards**

- Branch determines flow of control
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction
    - Still working on ID stage of branch
- ■In MIPS pipeline
  - Need to compare registers and compute target early in the pipeline
  - Add hardware to do it in ID stage

#### Stall on Branch

 Wait until branch outcome determined before fetching next instruction



CSULB

### **Branch Prediction**

- Longer pipelines can't readily determine branch outcome early
  - Stall penalty becomes unacceptable
- Predict outcome of branch
  - Only stall if prediction is wrong
- ■In MIPS pipeline
  - Can predict branches not taken
  - •Fetch instruction after branch, with no delay



#### MIPS with Predict Not Taken



#### More-Realistic Branch Prediction

- Static branch prediction
  - Based on typical branch behavior
  - Example: loop and if-statement branches
    - Predict backward branches taken
    - Predict forward branches not taken
- Dynamic branch prediction
  - Hardware measures actual branch behavior
    - e.g., record recent history of each branch
  - Assume future behavior will continue the trend
    - When wrong, stall while re-fetching, and update history

### **Pipeline Summary**

- Pipelining improves performance by increasing instruction throughput
  - Executes multiple instructions in parallel
  - Each instruction has the same latency
- Subject to hazards
  - Structure, data, control
- Instruction set design affects complexity of pipeline implementation /10124
- Don't worry, the details will be followed.

